

# TM1803 simply datasheet

# Summarize

TM1803 is a 3 bits LED (light-emitting diode display) drive control circuit, internal integrated with MCU digital interface, latch, LED high voltage driver and so on .Through the external MCU control, the chip can achieve separate luminance, And through cascade control can achieve outdoor large-screen color dot-matrix light-emitting control. TM1803 have excellent performance and high reliability. Feature Use high-voltage power CMOS process Output voltage is up to 24V z Brightness adjustment circuit(256) Serial-shift and cascade Interface z Oscillation mode: Built-in RC oscillator, signal clock synchronization. While accepting the completed data of this module, data can be auto-shaped and transmitted to next chip via data output pin. Built-in power-on reset circuit PWM control side can achieve 256 adjustment, scan frequency not less than 400hz / s The completion of data reception and decoding by a signal line When the refresh rate of 30 frames/ s, the number of cascade is not less than 512 on low-speed mode. And it is not less than 1024 on high-speed mode. SOP8 package Data transmission speed can be 400Kbps and 800Kbps two modes

#### **Function Description**

TM1803 adopts single wire to communicate and RZ (return to zero code) method to sent signal. On power-on resert status, when chip receive complete 24bits data from DIN, it begin transmitting data to next chip via DO. Before transmission, DO will be keep low-level.OUTR, OUTG, OUTB these 3 PWM will output different duty signal according to different data per 24bits, the cycle of signal is 4ms. If input signal is RESET, the chip will be ready to receive new data after displaying all the received data. The same when receive new 24bit data completely, it will transmit them to next chip via DO.

TM1803 has the ability of auto-shape and signal transmission. The number of cascade is not limited by signal transmission, just limited by screen refresh speed. For example, we design 1024 cascade with TM1803, the refresh time can be canculated is 1024\*0.4\*2=0.8192ms(delay time is 0.4us), no any twinkle will be detected.

| Limit parameter (1a - 23, VSS - 0 V C) |        |                   |                      |  |
|----------------------------------------|--------|-------------------|----------------------|--|
| Parameter                              | Symbol | Range             | Unit                 |  |
| Logic Supply Voltage                   | VDD    | -0.5 ~+7.0        | V                    |  |
| Output voltage                         | VOUT   | 24                | V                    |  |
| Logic input voltage                    | VI1    | -0.5 $\sim$ VDD + | V                    |  |
|                                        |        | 0.5               |                      |  |
| LED Driver Output Current              | 101    | 80                | mA                   |  |
| Power loss                             | PD     | 400               | mW                   |  |
| Operating Temperature                  | Topt   | -40 $\sim$ +80    | $^{\circ}\mathrm{C}$ |  |
| Storage Temperature                    | Tstg   | -65 ~+150         | $^{\circ}$ C         |  |

# **Electrical parameters**

# Limit parameter (Ta = 25, Vss = $0 V^{\circ}C$ )

## **Timing Waveform**

input pattern

TIL Ocode

T1H 1code

Treset Reset code

# Low-speed mode time

| Name   | Description         | ТҮР    | Tolerance |
|--------|---------------------|--------|-----------|
| ТОН    | 0 code, high time   | 0.68us | ±150ns    |
| T1H    | 1 code, high time   | 1.36us | ±150ns    |
| TOL    | 0 code, low time    | 1.36us | ±150ns    |
| T1L    | 1 code, low time    | 0.68us | ±150ns    |
| Treset | Resetcode, low time | 24us   | -         |

Note:When on high-speed mode, half the above time only.

## **Data Transfer Method**

| _        | The first 24bit | The second 24bit | The third 24bit   | NB18T<br>CODE |     |
|----------|-----------------|------------------|-------------------|---------------|-----|
| <u></u>  |                 | The second 24bit | The third 24bit   | ]             |     |
| <u>.</u> |                 |                  | The third 24bit   | 1             | 1.0 |
| £.,      |                 |                  | e o co co contra. |               |     |

#### 24bit data structure

| R | 7~0 bit | G | 7~0 bit | В | 7~0 bit |
|---|---------|---|---------|---|---------|
|   |         |   |         |   |         |

Uper bit first, sent data in accordance with R, G, B order.